388 Int. J. Computer Aided Engineering and Technology, Vol. 8, No. 4, 2016
Copyright © 2016 Inderscience Enterprises Ltd.
A novel low power 8T SRAM cell design using lower
and upper self controllable voltage level techniques
in 45 nm technology
Prashant Upadhyay, Rajib Kar* and
Durbadal Mandal
Department of ECE,
National Institute of Technology,
Durgapur, West Bengal, 713209, India
Email: prashant3213@gmail.com
Email: rajibkarece@gmail.com
Email: durbadal.bittu@gmail.com
*Corresponding author
Sakti Prasad Ghoshal
Department of EE,
National Institute of Technology,
Durgapur, West Bengal, 713209, India
Email: spghoshalnitdgp@gmail.com
Abstract: This paper proposes a novel low power 8T SRAM cell for write
operation. In the proposed structure, two voltage sources VS1 and VS2 are
connected with the bit line and the bit bar line, respectively. These voltage
sources reduce the swing voltage and reduction in swing voltage causes the
reduction in dynamic power dissipation of the proposed SRAM cell. Also, two
different leakage power reduction techniques called upper self controllable
voltage level (USVL) and lower self controllable voltage level (LSVL) have
been proposed and applied individually and in combination with the proposed
8T SRAM for the reduction of leakage current. Both the leakage current and
power dissipation results are compared with those of conventional 6T and 7T
SRAM cells reported in different literatures. Static noise margin is also
analysed during write operation for stability purpose. The proposed SRAM cell
has lesser leakage current in comparison to conventional 6T SRAM cell and
also dissipates the least amount of power and yields better stability in
comparison to both 6T and 7T SRAM cells. The authors use 45 nm CMOS
technology with 0.5 volt power supply for simulation purpose. Microwind 3.1
software is used for schematic design and simulation.
Keywords: dynamic power; lower self controllable voltage level; LSVL; static
random access memory; SRAM; static power; sub threshold current; upper self
controllable voltage level; USVL; swing voltage.
Reference to this paper should be made as follows: Upadhyay, P., Kar, R.,
Mandal, D. and Ghoshal, S.P. (2016) ‘A novel low power 8T SRAM cell
design using lower and upper self controllable voltage level techniques in 45
nm technology’, Int. J. Computer Aided Engineering and Technology, Vol. 8,
No. 4, pp.388–412.